### **Progress Report**

### Who worked on each part of the design

Jiamao Xu: Hazard detection & forwarding & Static branch predictor & RVFI

Garen Hu: Arbiter Hazard detection & forwarding & Static branch predictor

Jerry Wang: Integration of L1 cache Hazard detection & forwarding & RVFI

### The functionalities you implemented

Based on the function we came up with from CP1, we added more advanced implementations including L1 cache system, hazard detection & forwarding, and static branch predictor. We also integrate the RVFI monitor to compare with the true result.

### The testing strategy you used to verify these functionalities

First, we run the provided test code, and we use Verdi to verify the mem address and the corresponding register value. If we find something goes wrong. We find the mem address and we manually change the halting condition to a few lines after the problem line. For example, if the problem occurs at memory address 80000198, we set up halting at 800001a0 to prevent executing code after it. And then we start with the instruction data and instruction address and trace the data along the datapath to see where the problem is. In addition, we spent a huge time debugging our forwarding unit, we kept tracing the key registers from the end to where it went wrong and tried to fix our code.

## The timing and energy analysis of your design: fmax & energy report from Design Compiler

```
clock my_clk (rise edge)
                                                     10.00
                                                                10.00
clock network delay (ideal)
                                                      0.00
                                                                10.00
clock uncertainty
                                                     -0.10
                                                                9.90
cpu/datapath/PC register/data reg[31]/CK (DFF X1)
                                                     0.00
                                                                9.90 r
                                                     -0.04
library setup time
                                                                9.86
data required time
                                                                 9.86
data required time
                                                                 9.86
                                                                -5.78
data arrival time
slack (MET)
                                                                 4.08
```

f max=1/(10-slack)\*1000= 1/(10-4.08)\*1000=168.918...

### Power report:

|                                                             | Switch<br>Power             | Int<br>Power | Leak<br>Power        | Total<br>Power | %          |
|-------------------------------------------------------------|-----------------------------|--------------|----------------------|----------------|------------|
|                                                             |                             |              |                      |                |            |
| mp4                                                         | 190.017                     | 554.036      | 7.68e+05             | 1.51e+03       | 100.0      |
| cache_adaptor (cacheline_adaptor)                           | 17.178                      | 33.625       | 3.66e+04             | 87.376         | 5.8        |
| arbiter (arbiter)                                           | 5.157                       | 2.041        | 2.34e+04             | 30.609         | 2.0        |
| d_cache (cache_0)                                           | 69.017                      |              | 2.44e+05             |                | 34.5       |
| bus (line_adapter_0)                                        | 0.813                       | 0.246        | 4.95e+03             | 6.009          | 0.4        |
| datapath (cache_datapath_0)                                 | 68.061                      | 209.092      | 2.38e+05             | 515.462        | 34.1       |
|                                                             | 0.601                       |              | 1.57e+03             |                |            |
| valid (array_width1_1)                                      | 0.197                       |              | 1.50e+03             | 2.464          |            |
| tag (array_width24_0)                                       | 0.766                       | 5.713        | 1.93e+04             | 25.801         |            |
| DM_cache (data_array_0)                                     | 65.032                      |              | 1.96e+05             |                |            |
| control (cache_control_0)                                   | 0.143                       |              | 345.840              | 0.948          |            |
| i_cache (cache_1)                                           | 68.656                      |              | 2.37e+05             |                |            |
| bus (line_adapter_1)                                        | 1.408                       | 0.901        | 4.60e+03             | 6.911          |            |
|                                                             | 67.203                      | 212.590      | 2.32e+05             |                |            |
| valid (array_width1_3)                                      | 0.109                       | 0.779        | 1.58e+03             | 2.466          |            |
| tag (array_width24_1)                                       | 0.109<br>0.874<br>64.045    | 6.022        | 1.94e+04             | 26.267         |            |
| DM_cache (data_array_1)                                     |                             |              | 2.03e+05             |                |            |
|                                                             | 4.39e-02                    |              | 148.749              | 0.610          |            |
| cpu (cpu)                                                   | 29.331                      |              | 2.26e+05             | 349.565        |            |
| hzard_control (hazard_control)                              | 4.38e-03                    | 4.9/e-03     |                      | 5.48e-02       |            |
| datapath (datapath)                                         | 4.38e-03<br>28.844<br>0.352 | 94.1/1       | 2.23e+05             |                |            |
| Tornara (Tornaraing)                                        | 0.552                       | 0.570        | 1.75e+03             | 2.476          |            |
| Crit (brancit)                                              | 0.273<br>5.165              |              | 4.29e+03<br>2.26e+04 | 4.855          | 0.3<br>2.1 |
| ALU (alu)                                                   |                             |              |                      | 32.000         |            |
| regfile (regfile) MEM_WB_mem_rdata (register_3)             | 1.954                       |              | 1.11e+05<br>3.24e+03 | 4.535          |            |
|                                                             | 0.200                       |              | 3.21e+03             |                |            |
| MEM_WB_aluout (register_4) MEM WB br en (register width1 0) |                             |              | 147.346              |                |            |
| MEM_WB_u_imm (register_5)                                   | 0.578                       |              | 2.07e+03             |                |            |
| MEM WB_pc (pc_register_1)                                   | 0.946                       |              | 3.27e+03             |                |            |
| MEM WB ctrl (register width46 0)                            |                             |              | 1.09e+03             |                |            |
| EX MEM wdata (register 7)                                   | 0.867                       |              | 3.16e+03             |                |            |
| EX_MEM_br_en (register_width1_1)                            |                             |              | 144.320              |                |            |
| EX MEM u imm (register 10)                                  | 0.563                       |              | 2.07e+03             |                |            |
| EX MEM aluout (register 11)                                 | 1.401                       |              | 3.20e+03             |                |            |
| EX MEM pc (pc register 3)                                   | 0.892                       |              | 3.23e+03             |                |            |
| EX MEM ctrl (register width46 1)                            |                             |              | 1.68e+03             | 4.069          |            |
| ID EX rs2 (register 13)                                     | 0.977                       |              | 3.19e+03             |                |            |
| ID EX rs1 (register 14)                                     | 0.971                       |              | 3.25e+03             |                |            |
| ID_EX_u_imm (register_15)                                   | 0.604                       |              | 2.07e+03             | 5.169          |            |
| ID FX i imm (register 16)                                   | 0.913                       |              | 2.76e+03             | 7.360          | 0.5        |
| ID EX alumux2 (register 17)                                 | 1.006                       |              | 3.19e+03             | 7.931          | 0.5        |
| ID_EX_alumux2 (register_17) ID_EX_alumux1 (register_18)     | 0.998                       |              | 3.26e+03             |                |            |
| ID_EX_pc (pc_register_5)                                    | 0.972                       | 3.554        | 3.24e+03             | 7.762          | 0.5        |
| ID_EX_ctrl (register_width46_2)                             | 1.347                       | 4.190        | 3.99e+03             | 9.527          | 0.6        |
| IF_ID_pc (pc_register_7)                                    | 0.990                       | 3.556        | 3.23e+03             | 7.779          | 0.5        |
| imm_decoder (ir)                                            | 1.368                       | 3.807        | 3.26e+03             | 8.433          | 0.6        |
| PC_register (pc_register_8)                                 | 1.160                       | 3.317        | 3.23e+03             | 7.711          | 0.5        |
| control (control_rom)                                       | 0.483                       | 0.284        | 2.30e+03             | 3.064          | 0.2        |
| 1                                                           |                             |              |                      |                |            |

#### **Road Map**

# Who is going to implement and verify each feature or functionality you must complete

Jiamao Xu: L2 cache system, Basic Hardware Prefetching

Zihan Hu: 4-way set associative cache, Parameterized cache

Jerry Wang: Victim Cache, Local Branch History Table

#### What are those features or functionalities

L2 cache system: L2 cache is a type of memory cache to improve our system performance. Since large L1 caches will form a large critical path, we need a L2 cache to prevent such issues

Basic Hardware Prefetching: The OBL (One block lookahead) prefetch is a sequential prefetching technique that utilizes spatial locality and is straightforward to execute. This method triggers a prefetch for line i+1 upon accessing line i and encountering a cache miss. However, if line i+1 is already present in the cache, no memory access is initiated.

4-way set associative cache(may be 8-way set associative cache): we will implement a 4-way or 8-way set associative cache with pseudo-LRU replacement policy to make our cache system more efficient and have large cache size.

Parameterized cache: Parameterized cache is a cache memory design that allows for flexibility in its configuration by allowing users to specify the cache parameters such as cache size, block size, and associativity.

Victim Cache: A victim cache is a small, fully associative cache that stores blocks that have been evicted from a larger, more frequently accessed cache, known as the primary cache. When a cache miss occurs in the primary cache, the block that is evicted from the cache is stored in the victim cache.

Local Branch History Table: The 2-bit local branch history table is a component of a branch predictor used in computer processors to improve performance. It stores information about the outcome of recent branch instructions and is used to predict whether a branch is likely to be taken or not taken in the future.